

| Doc. ve | ersion : | 0.6      | 4   |
|---------|----------|----------|-----|
| Total p | ages:    | 49       | Z \ |
| Date    | :        | 2008/3/2 | 25  |

# Product Specification 2.7" COLOR TFT-LCD MODULE

MODEL NAME: A027CW01 V0

- < > Preliminary Specification
- < >> Final Specification

Note: The content of this specification is subject to change.

© 2008 AU Optronics All Rights Reserved, Do Not Copy.



Page : 1 / 49

# **Record of Revision**

| Version | Revise Date | Page       | Content                                                   |
|---------|-------------|------------|-----------------------------------------------------------|
| 0.0     | 2006/08/28  |            | Draft                                                     |
| 0.1     | 2006/11/24  | 6<br>23,24 | Vcom DC typical value updated Application circuit updated |
| 0.2     | 2006/12/11  | 33,34      | Update the transmittance                                  |
|         |             | 3,38       | Update the outline dimension                              |
| 0.3     | 2006/12/15  | 49         | Update the application circuit                            |
| 0.4     | 2006/12/27  | 38         | Update the outline dimension                              |
| 0.5     | 2008/3/7    | 34         | Revise viewing angle                                      |
| 0.6     | 2008/3/25   | 38         | Update the outline dimension                              |
|         |             |            |                                                           |
|         |             |            |                                                           |
|         |             |            |                                                           |
|         |             |            |                                                           |
|         |             |            |                                                           |
|         |             |            |                                                           |
|         |             |            |                                                           |
|         |             |            |                                                           |
|         |             |            |                                                           |
|         | 78./        |            |                                                           |
|         |             |            |                                                           |
| ^(      | 5           |            |                                                           |
|         |             |            |                                                           |
|         |             |            |                                                           |
|         |             |            |                                                           |



Page : 2 / 49

#### **Contents:**

| Α. | Physical specifications   | P3  |
|----|---------------------------|-----|
| В. | Electrical specifications | P4  |
|    | Optical specifications    |     |
|    | Reliability test items    |     |
| Ε. | Packing form              | P36 |
| F. | Outline dimension.        | P37 |
| G. | Application Notes         |     |



Page : 3 / 49

# A. Physical specifications

| NO. | Item                     | Specification                  | Remark |
|-----|--------------------------|--------------------------------|--------|
| 1   | Display resolution (dot) | 480(W)×234(H)                  |        |
| 2   | Active area (mm)         | 58.56 (W) × 33.228 (H)         |        |
| 3   | Screen size (inch)       | 2.65 (Diagonal)                |        |
| 4   | Dot pitch (mm)           | 0.122 (W) × 0.142 (H)          | Á      |
| 5   | Color configuration      | R. G. B. delta                 | A 4    |
| 6   | Overall dimension (mm)   | 63.10 (W) × 42 (H) × 1.635 (D) |        |
| 7   | Weight (g)               | 9.1                            |        |
| a   | Panel surface treatment  | ΔG                             |        |



Page : 4 / 49

# **B.** Electrical specifications

# 1. Pin assignment

| Pin no | Symbol    | I/O | Description                                                 | Remark |
|--------|-----------|-----|-------------------------------------------------------------|--------|
| 1      | VCOM      | I   | Common electrode driving voltage                            |        |
| 2      | NC        |     | NC                                                          | 4      |
| 3      | VGL       | РО  | Negative low power supply for gate driver output: -12.5V    | 4      |
| 4      | C4P       | С   | Pins to connect capacitance for power circuitry             | 7      |
| 5      | C4M       | С   | Pins to connect capacitance for power circuitry             | 7      |
| 6      | VGH       | РО  | Positive power supply for gate driver output: +12.5V        |        |
| 7      | FRP       | 0   | Frame polarity output for VCOM                              |        |
| 8      | VCAC      | С   | Define the amplitude of the VCOM swing                      |        |
| 9      | Vint3     | Р   | Intermediate voltage for charge Pump                        |        |
| 10     | C3P       | С   | Pins to connect capacitance for power circuitry             |        |
| 11     | C3M       | С   | Pins to connect capacitance for power circuitry             |        |
| 12     | Vint2     | Р   | Intermediate voltage for charge Pump                        |        |
| 13     | C2P       | С   | Pins to connect capacitance for power circuitry             |        |
| 14     | C2M       | С   | Pins to connect capacitance for power circuitry             |        |
| 15     | Vint1     | Р   | Intermediate voltage for charge Pump                        |        |
| 16     | C1P       | С   | Pins to connect capacitance for power circuitry             |        |
| 17     | C1M       | С   | Pins to connect capacitance for power circuitry             |        |
| 18     | PGND      | Р   | Charge Pump Power GND                                       |        |
| 19     | PVDD      | Р   | Charge Pump Power VDD                                       |        |
| 20     | DRV       | РО  | Gate signal for the power transistor of the boost converter |        |
| 21     | LED Anode | 1   | For Led Anode voltage                                       |        |
| 22     | GND       | , P | Digital GND                                                 |        |
| 23     | FB        | Р   | Main boost regulator feedback input                         |        |
| 24     | AVDD      | Р   | Analog power supply                                         |        |
| 25     | GND       | Р   | Digital GND                                                 |        |
| 26     | VCC       | Р   | Digital power supply                                        |        |
| 27     | CS        | 1   | Serial communication chip select                            |        |
| 28     | SDA       | I/O | Serial communication data input/output                      |        |
| 29     | SCL       | I   | Serial communication clock input                            |        |
| 30     | HSYNC     | I   | Horizontal sync input                                       |        |
| 31     | VSYNC     | I   | Vertical sync input                                         |        |
| 32     | DCLK      | I   | Clock Input:                                                |        |
| 33     | D7        | I   | Data Input: MSB                                             |        |



Page : 5 / 49

| 34 | D6 | I | Data Input:     |    |
|----|----|---|-----------------|----|
| 35 | D5 | I | Data Input:     |    |
| 36 | D4 | I | Data Input:     |    |
| 37 | D3 | I | Data Input:     |    |
| 38 | D2 | I | Data Input:     |    |
| 39 | D1 | I | Data Input:     |    |
| 40 | D0 | I | Data Input: LSB | 41 |

I: Input; O: Output. VI: voltage input VO: voltage output P:Power. I/O input/output

C: capacitor pin. PO: power out.

Note: Definition of scanning direction. Refer to figure as below

#### 2. Absolute maximum ratings

| Item                   | Symbol    | Condition           | Min. | Max. | Unit                   | Remark                   |  |  |  |  |  |  |
|------------------------|-----------|---------------------|------|------|------------------------|--------------------------|--|--|--|--|--|--|
|                        | $V_{CC}$  | GND=0               | -0.5 | 7.0  | V                      | Digital Power Supply     |  |  |  |  |  |  |
| Power voltage          | $AV_DD$   | AV <sub>SS</sub> =0 | -0.5 | 7.0  | V                      | Analog Power Supply      |  |  |  |  |  |  |
|                        | $PV_{DD}$ | PV <sub>SS</sub> =0 | -0.5 | 7.0  | ٧                      | Charge Pump Power Supply |  |  |  |  |  |  |
| Input signal voltage   | Data      | -                   | -0.3 | 3.6  | V                      |                          |  |  |  |  |  |  |
| Input signal voltage   | VCOM      |                     | -2.9 | 5.2  | V                      | VCOM DC Voltage          |  |  |  |  |  |  |
| Operating temperature  | Тора      | -                   | 0    | 60   | °C                     | Ambient temperature      |  |  |  |  |  |  |
| Storage<br>temperature | Tstg      | -                   | -25  | 70   | $^{\circ}\!\mathbb{C}$ | Ambient temperature      |  |  |  |  |  |  |



Page : 6 / 49

#### 3. Electrical characteristics

# a. Typical operating conditions (GND=AVss=0V)

| Item           | Item               |           | Min.         | Тур. | Max.               | Unit | Remark                   |
|----------------|--------------------|-----------|--------------|------|--------------------|------|--------------------------|
|                |                    | $V_{CC}$  | 2.7          | 3.3  | 3.6                | ٧    | Digital Power Supply     |
| Power Vo       | tage               | $AV_DD$   | 3.0          | 3.3  | 3.6                | >    | Analog Power Supply      |
|                |                    | $PV_{DD}$ | 3.0          | 3.3  | 3.6                | ٧    | Charge Pump Power Supply |
| Output         | H Level            | $V_{OH}$  | Vcc-0.4      | -    | VCC                | V    |                          |
| Signal Voltage | L Level            | $V_{OL}$  | GND          | -    | GND+0.4            | V    |                          |
| Input          | H Level            | $V_{IH}$  | $0.7xV_{CC}$ | 1    | V <sub>CC</sub>    | ٧    |                          |
| Signal Voltage | L Level            | $V_{IL}$  | GND          | 1    | $0.3V_{\text{CC}}$ | >    |                          |
| VCOM Vo        | ltago              | $V_{CAC}$ | 5.4          | 5.8  | 6.4                | >    |                          |
| VCOIVI VO      | VCOM Voltage       |           | 0.25         | 0.95 | 1.65               | 5    | 9                        |
| DRV output     | DRV output voltage |           | 0            | 1    | V <sub>CC</sub>    | >    |                          |
| Analog stand b | y current          | lst       | -            | -    | 100                | uA   | DCLK is stopped          |

Note 1: A build-in power on reset circuit for  $PV_{DD}$  and  $V_{CC}$  is provided within the integrated LCD driver IC. The LCD module is in power save mode in default, and standby releasing is required after  $V_{CC}$  power on through serial control. Pleaser refer to the register STB setting for detail.

# b. Current characteristics (GND=AVss=0V)

|                                                              |                           |                              |      |      | 1    |      |                                           |
|--------------------------------------------------------------|---------------------------|------------------------------|------|------|------|------|-------------------------------------------|
| Parameter                                                    | Symbol                    | Condition                    | Min. | Тур. | Max. | Unit | Remark                                    |
| Input Current for V <sub>CC</sub>                            | I <sub>VCC</sub> (Pin 26) | V <sub>CC</sub> =3.3V        |      | 2    | 5    | MΑ   | F <sub>DCLK</sub> =24.54MHz<br>(UPS052)   |
| Input Current for PV <sub>DD</sub> I <sub>PVDD</sub> (Pin 19 |                           | PV <sub>DD</sub> =3.3V       |      | 10   | 20   | mA   | Other registers<br>are default<br>setting |
| Output                                                       | H Level                   | IOH                          | -    | 400  | -    | uA   |                                           |
| current                                                      | L Level                   | IOL                          | -    | -400 | -    | uA   |                                           |
| Analog stand by current                                      | I <sub>AST</sub>          | AV <sub>DD</sub> =3.3V       | -    | 50   | 200  | uA   | DCI K is stanged                          |
| Digital stand by current                                     | I <sub>DST</sub>          | V <sub>CC</sub> =3.3V        | -    | 50   | 200  | uA   | DCLK is stopped                           |
| DRV output current                                           | I <sub>DRV</sub>          | $V_{CC} = 3.0V$ $DRV = 0.7V$ | -    | -    | 10   | mA   |                                           |



Page : 7 / 49

# 4. AC Timing

## a. Digital Signal AC Characteristic

| Parameter            | Symbol              | Condition                                     | Min. | Тур. | Max. | Unit. |
|----------------------|---------------------|-----------------------------------------------|------|------|------|-------|
|                      |                     | 9.7MHz (UPS051 mode)                          | -    | 103  | ı    |       |
| DCLK cycle time      | Tcph                | 24.54 MHz (UPS052 320,<br>YUV640 mode)        | -    | 40   | 1    | ns    |
|                      |                     | 27 MHz (UPS052 320,<br>CCIR656, YUV 720 mode) | -    | 37   |      | 4     |
|                      |                     | 9.7MHz (UPS051 mode)                          | -    | 4.6  |      | 7     |
| DCLK raising/falling | Tslew<br>(30 – 70%) | 24.54 MHz (UPS052 320,<br>YUV640 mode)        | -    | 1.8  | -    | ns    |
| time                 | (30 – 70 %)         | 27 MHz (UPS052 320,<br>CCIR656, YUV 720 mode) |      | 1.6  | 1    |       |
| DCLK duty cycle      |                     | Tcwh/Tcwl                                     | 40   | 50   | 60   | %Tcph |
| Data set-up time     |                     | Tdsu                                          | 12   | -    | -    |       |
| Data hold time       |                     | Tdhd                                          | 12   | -    | -    | ns    |





Page : 8 / 49

#### b. UPS051 Timing conditions

| Parameter        |                |                 | Symbol              | Min.   | Тур.  | Max.   | Unit.          | Remark          |
|------------------|----------------|-----------------|---------------------|--------|-------|--------|----------------|-----------------|
| DCLK Frequency   |                |                 | 1/t <sub>DCLK</sub> | 8      | 9.7   | 12     | MHz            |                 |
|                  | Period         |                 | t <sub>H</sub>      | 580    | 616   | 649    | DCLK           |                 |
|                  | Display per    | riod            | t <sub>hdisp</sub>  |        | 480   |        | DCLK           |                 |
| HSYNC            | Back pord      | ch              | t <sub>hbp</sub>    | 84     | 100   | 115    | DCLK           | Note 1 1        |
|                  | Front por      | ch              | t <sub>hfp</sub>    | 0      | 36    | -      | DCLK           |                 |
|                  | Pulse wid      | th              | t <sub>hsw</sub>    | 1      | 20    | 50     | DCLK           |                 |
|                  | Period         | Odd             | t <sub>V</sub>      | Note 4 | 262.5 | Note 4 | t <sub>H</sub> |                 |
|                  |                | Even            | - •                 |        |       |        | -11            |                 |
|                  | Display period | Odd             |                     | 240    |       |        | (7.)           |                 |
|                  |                | Even            | t <sub>vdisp</sub>  |        | 240   | 4 C    | t <sub>H</sub> |                 |
| VSYNC            | Back porch     | Odd             |                     | 11     | 18    | 24     | <b>+</b>       | Note 2, 3, 5, 6 |
|                  | васк рогоп     | Even            | t <sub>vbp</sub>    | 10.5   | 17.5  | 23.5   | t <sub>H</sub> | , , ,           |
|                  | Front porch    | Odd             | <b>†</b> .          | 0      | 4.5   | -      | t <sub>H</sub> |                 |
|                  | Tront porch    | Even            | t <sub>vfp</sub>    | 0      | 5     | -      | ч              |                 |
|                  | Pulse width    | Odd             | t <sub>vsw</sub>    | 1      | N. T. | _      | DCLK           |                 |
|                  | i also widen   | Even            | •vsw                |        |       |        | 502.           |                 |
| Data set-up time |                | t <sub>ds</sub> | 12                  |        |       | ns     |                |                 |
| [                | Data hold time |                 | t <sub>dh</sub>     | 12     |       |        | ns             |                 |

Note 1: UPS051 Horizontal back porch time (t<sub>hbp</sub>) is adjustable by setting register DDL; requirement of minimum back porch time and minimum front porch time must be satisfied.

Note 2: UPS051 Vertical back porch time (t<sub>vbp</sub>) is adjustable by setting register HDL; requirement of minimum back porch time and minimum front porch time must be satisfied.

Note 3: Both interlace and non-interlace mode can be accepted.

Note 4: The min and max value of VSYNC period is related to Hsync period and Vs back porch.

Note 5: This chip support both interlace & non-interlace mode.

Note 6: Please keep frame over 50 Hz to get the better display quality.



Page : 9 / 49



**UPS051 Input Horizontal Signal** 



Page : 10/49



# **Odd Field**



# Even Field UPS051 Input Vertical Signal



Page : 11 / 49

#### c. UPS052 Timing conditions

#### c - 1. UPS052 (320 mode 24.545MHz) timing specifications

|         | Parameter      |      | Symbol              | Min.   | Тур.  | Max.         | Unit.            | Remark    |
|---------|----------------|------|---------------------|--------|-------|--------------|------------------|-----------|
| DCLK Fr | equency        |      | 1/t <sub>DCLK</sub> | 16     | 24.55 | 27           | MHz              |           |
|         | Period         |      | t <sub>H</sub>      | 1472   | 1560  | 1644         | DCLK             |           |
|         | Display period |      | t <sub>hdisp</sub>  |        | 1280  |              | DCLK             |           |
| HSYNC   | Back porch     |      | t <sub>hbp</sub>    | 220    | 252   | 283          | DCLK             | 4         |
|         | Front porch    |      | t <sub>hfp</sub>    | 0      | -     | -            | DCLK             | AA        |
|         | Pulse width    |      | t <sub>hsw</sub>    | 1      | -     | -            | DCLK             |           |
|         | Period         | Odd  | t <sub>V</sub>      | Note 1 | 262.5 | Note 1       | t <sub>H</sub>   |           |
|         | renou          | Even |                     |        |       |              | ч                |           |
|         | Display period | Odd  |                     | 240    |       |              | t <sub>H</sub>   |           |
|         |                | Even | t <sub>vdisp</sub>  |        | 240   |              |                  |           |
| VCVNC   | Dealcharab     | Odd  |                     | 11     | 18    | 24           |                  | Nata O. O |
| VSYNC   | Back porch     | Even | $t_{vbp}$           | 10.5   | 17.5  | 23.5         | ♥ t <sub>H</sub> | Note 2, 3 |
|         | Front norch    | Odd  | +                   | 0      | 4.5   |              |                  |           |
|         | Front porch    | Even | $t_{vfp}$           | 0      | 5     | -            | t <sub>H</sub>   |           |
|         | Dulas width    | Odd  |                     | 4      |       |              | DCLK             |           |
|         | Pulse width    | Even | t <sub>vsw</sub>    | 1      | - 0   | <del>-</del> | DCLK             |           |

Note 1: The min and max value of VSYNC period is related to Hsync period and Vs back porch.

Note 2: This chip support both interlace & non-interlace mode.

Note 3: Please keep frame over 50 Hz to get the better display quality.

#### c - 2. UPS052 (360 mode 27MHz) timing specifications

|                | Parameter      |      | Symbol              | Min.   | Тур.  | Max.   | Unit.          | Remark    |
|----------------|----------------|------|---------------------|--------|-------|--------|----------------|-----------|
| DCLK Fr        | equency        |      | 1/t <sub>DCLK</sub> | 16     | 27    | 27     | MHz            |           |
|                | Period         |      | t <sub>H</sub>      | 1620   | 1716  | 1809   | DCLK           |           |
| Display period |                |      |                     | 1440   |       |        | DCLK           |           |
| HSYNC          | Back porch     |      | t <sub>hbp</sub>    | 220    | 252   | 283    | DCLK           |           |
|                | Front porch    |      | t <sub>hfp</sub>    | 0      | ı     | -      | DCLK           |           |
|                | Pulse width    |      | t <sub>hsw</sub>    | 1      | ı     | -      | DCLK           |           |
|                | Period         | Odd  |                     | Note 1 | 262.5 | Note 1 | +              |           |
|                | Pellod         | Even | t <sub>V</sub>      | Note i | 202.5 | Note   | t <sub>H</sub> |           |
|                | Display period | Odd  |                     |        | 240   |        |                |           |
|                | Display period | Even | t <sub>vdisp</sub>  |        | 240   |        | t <sub>H</sub> |           |
| VOVNO          | Dook norch     | Odd  |                     | 11     | 18    | 24     | .              | Note O O  |
| VSYNC          | Back porch     | Even | t <sub>vbp</sub>    | 10.5   | 17.5  | 23.5   | t <sub>H</sub> | Note 2, 3 |
|                | Frant navels   | Odd  |                     | 0      | 4.5   | -      |                |           |
|                | Front porch    | Even | t <sub>vfp</sub>    | 0      | -     | -      | t <sub>H</sub> |           |
|                | Dula a mieltle | Odd  |                     | 4      |       |        | DOLK           |           |
|                | Pulse width    | Even | t <sub>vsw</sub>    | 1      | -     | -      | DCLK           |           |

Note 1: The min and max value of VSYNC period is related to Hsync period and Vs back porch.

Note 2: This chip support both interlace & non-interlace mode.

Note 3: Please keep frame over 50 Hz to get the better display quality.



Page : 12/49



**UPS052 Input Horizontal Signal** 

Note: Please send 00h as blanking data.



Page : 13 / 49



# Odd Field



**Even Field** 

# **UPS052 Input Vertical Signal**



Page : 14/49

#### d. CCIR656 Timing conditions

#### d - 1. CCIR656 timing specifications

|          | Parameter       |      | Symbol              | Min.   | Тур.  | Max.   | Unit.          | Remark |
|----------|-----------------|------|---------------------|--------|-------|--------|----------------|--------|
| DCLK Fre | equency         |      | 1/t <sub>DCLK</sub> | 16     | 27    | 27     | MHz            |        |
|          | Period          |      | t <sub>H</sub>      | 1620   | 1716  | 1809   | DCLK           |        |
|          | Display period  |      | t <sub>hdisp</sub>  |        | 1440  |        | DCLK           |        |
| HSYNC    | Back porch      |      | t <sub>hbp</sub>    | 241    | 273   | 304    | DCLK           |        |
|          | Front porch     |      | t <sub>hfp</sub>    | 4      | 4     | 4      | DCLK           |        |
|          | Pulse width     |      | t <sub>hsw</sub>    | 1      | -     | -      | DCLK           |        |
|          | Period          | Odd  | t <sub>V</sub>      | Note 1 | 262.5 | Note 1 | t <sub>H</sub> |        |
|          | Criod           | Even |                     |        |       |        | ,,,            |        |
|          | Diamlass mariad | Odd  |                     |        | 040   |        |                |        |
|          | Display period  | Even | t <sub>vdisp</sub>  | 240    |       | 1      | th             |        |
| VSYNC    | Doolenovoh      | Odd  |                     | 11     | 18    | 24     |                | Note 2 |
|          | Back porch      | Even | $t_{vbp}$           | 10.5   | 17.5  | 23.5   | t <sub>H</sub> |        |
|          | Front novel     | Odd  |                     | 0      | 4.5   | -      |                |        |
|          | Front porch     | Even | t <sub>vfp</sub>    | 0      | 5     | d -    | t <sub>H</sub> |        |
|          | Pulse width     | Odd  | +                   | 1      |       |        | DCLK           |        |
|          | Fuise wiatil    | Even | t <sub>vsw</sub>    |        | 7     | -      | DOLK           |        |

Note 1: The min and max value of VSYNC period is related to Hsync period and Vs back porch.

Note 2: Please keep frame over 50 Hz to get the better display quality.



**CCIR656 Data input format** 



Page : 15/49

#### d- 2. CCIR656 decoding

FF 00 00 XY signals are involved with HSYNC, VSYNC and Field

XY encode following bits:

F=field select

V=indicate vertical blanking

H=1 if EAV else 0 for SAV

P3-P0=protection bits

 $P3=V \oplus H$   $P2=F \oplus H$   $P1=F \oplus V$   $P0=F \oplus V \oplus H$ 

 $\oplus$ represents the exclusive-OR function.

Control is provided through "End of Video" (EAV) and "Start of Video" (SAV) timing references. Horizontal blanking section consists of repeating pattern 80 10 80 10

|         |    |    | Χ' | Y  |    |    |         |
|---------|----|----|----|----|----|----|---------|
| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0(LSB) |
| 1       | F  | V  | Н  | P3 | P2 | P1 | P0      |

#### d- 3. CCIR656 to RGB conversion

R=1.164 (Y-16) +1.596(Cr-128)

G=1.164 (Y-16) -0.813(Cr-128)-0.392(Cb-128)

B=1.164 (Y-16) +2.017(Cb-128)

#### d- 4. CCIR656 Vertical Timing Format (NTSC)



| Line          | F | V | Н    | H<br>(SAV) |
|---------------|---|---|------|------------|
| Number<br>1-3 | 1 | 1 | T.A. | 0          |
| 4-22          | 0 | 1 | 1    | 0          |
| 23-262        | 0 | 0 | 1    | 0          |
| 263-265       | 0 | 1 | 1    | 0          |
| 266-285       | 1 | 1 | 1    | 0          |
| 286-525       | 1 | 0 | 1    | 0          |



Page : 16 / 49

|   | F          | Н   | V            |
|---|------------|-----|--------------|
| 1 | Even Field | EAV | Blanking     |
| 0 | Odd Field  | SAV | Active Video |

## e. YUV Timing

#### e - 1. YUV 640 timing specifications

|          | Parameter               |      | Symbol              | Min.   | Тур.   | Max.   | Unit.          | Remark |
|----------|-------------------------|------|---------------------|--------|--------|--------|----------------|--------|
| DCLK Fre | equency                 |      | 1/t <sub>DCLK</sub> | 16     | 24.545 | 27     | MHz            | 1      |
|          | Period                  |      | t <sub>H</sub>      | 1472   | 1560   | 1644   | DCLK           |        |
|          | Display period          |      | t <sub>hdisp</sub>  |        | 1280   |        | DCLK           |        |
| HSYNC    | Back porch              |      | t <sub>hbp</sub>    | 220    | 252    | 283    | DCLK           |        |
|          | Front porch             |      | t <sub>hfp</sub>    | 0      | -      | -      | DCLK           | 7      |
|          | Pulse width             |      | t <sub>hsw</sub>    | 1      | -      | (      | DCLK           |        |
|          | Period Odd Even         |      | - t <sub>V</sub>    | Note 1 | 262.5  | Note 1 | t <sub>H</sub> |        |
|          | Display period Odd Even |      | t <sub>vdisp</sub>  |        | 240    |        | t <sub>H</sub> |        |
| VSYNC    | Doolenoush              | Odd  |                     | 11     | 18     | 24     |                | Note 2 |
|          | Back porch              | Even | t <sub>vbp</sub>    | 10.5   | 17.5   | 23.5   | t <sub>H</sub> |        |
|          | Front noveh             | Odd  |                     | 0      | 4.5    | -      |                |        |
|          | Front porch             | Even | t <sub>vfp</sub>    | 0      | 5      | -      | t <sub>H</sub> |        |
|          | Pulse width Odd Even    |      | t <sub>vsw</sub>    | 1      | -      | -      | DCLK           |        |

Note 1: The min and max value of VSYNC period is related to Hsync period and Vs back porch.

Note 2: Please keep frame over 50 Hz to get the better display quality.



Page : 17 / 49

#### e - 2. YUV 720 timing specifications

|          | Parameter            |      | Symbol              | Min.   | Тур.  | Max.           | Unit.          | Remark |
|----------|----------------------|------|---------------------|--------|-------|----------------|----------------|--------|
| DCLK Fre | equency              |      | 1/t <sub>DCLK</sub> | 16     | 27    | 27             | MHz            |        |
|          | Period               |      | t <sub>H</sub>      | 1620   | 1716  | 1809           | DCLK           |        |
|          | Display period       |      | t <sub>hdisp</sub>  |        | 1440  |                | DCLK           | 4      |
| HSYNC    | Back porch           |      | t <sub>hbp</sub>    | 220    | 252   | 283            | DCLK           | 44     |
|          | Front porch          |      | $t_{hfp}$           | 0      | 24    | -              | DCLK           |        |
|          | Pulse width          |      | t <sub>hsw</sub>    | 1      | 20    | 50             | DCLK           |        |
|          | Period               | Odd  | +                   | Note 1 | 262.5 | Note 1         |                |        |
|          | Period               | Even | - t <sub>V</sub>    | Note i | 202.3 | Note i         | t <sub>H</sub> |        |
|          | B                    | Odd  |                     |        | 0.10  | 101            |                |        |
|          | Display period       | Even | t <sub>vdisp</sub>  |        | 240   | t <sub>H</sub> |                |        |
| VSYNC    | Dook norch           | Odd  |                     | 11     | 18    | 24             |                | Note 2 |
|          | Back porch           | Even | t <sub>vbp</sub>    | 10.5   | 17.5  | 23.5           | t <sub>H</sub> |        |
|          | Fuent nevel          | Odd  |                     | 0      | 4.5   | -              |                |        |
|          | Front porch          | Even | $t_{vfp}$           | 0      | 5     | -              | t <sub>H</sub> |        |
|          | Pulse width Odd Even |      | t <sub>vsw</sub>    | A      | 3     | 200            | DCLK           |        |

Note 1: The min and max value of VSYNC period is related to Hsync period and Vs back porch.

Note 2: Please keep frame over 50 Hz to get the better display quality.



Page : 18 / 49



# YUV mode A (24.5 MHz) Input Horizontal Signal (SEL = 011)



YUV mode B (24.5 MHz) Input Horizontal Signal (SEL = 101)



Page : 19/49



YUV mode A (27 MHz) Input Horizontal Signal (SEL = 100)



YUV mode B (27MHz) Input Horizontal Signal (SEL = 110)



Page : 20 / 49

#### 5. Charge Pump Structure



#### 6. Reference Circuit





External AVDD + Internal VCOM DC Application Circuit



Internal AVDD + External VCOM DC Application Circuit



**External AVDD + External VCOM DC Application Circuit** 

#### 7. Serial Interface & Register Table

#### a. Serial Interface format



| Item             | Symbol           | Conditions      | Min   | Typical | Max | Unit |
|------------------|------------------|-----------------|-------|---------|-----|------|
| Data Setup Time  | t <sub>S0</sub>  | SCL to CS       | 120   |         |     | ns   |
| Data Setup Time  | t <sub>S1</sub>  | SCL to SDA      | 120 🗸 |         |     | ns   |
| Data Hold Time   | t <sub>H0</sub>  | SCL to CS       | 120   |         |     | ns   |
| Data Hold Tillle | t <sub>H1</sub>  | SCL to SDA      | 120   |         |     | ns   |
|                  | t <sub>W1L</sub> | SCL pulse width | 120   |         |     | ns   |
| Pulse Width      | t <sub>W1H</sub> | SCL pulse width | 120   |         |     | ns   |
|                  | t <sub>W2</sub>  | CS pulse width  | 1000  |         |     | ns   |

# b. The configuration of serial data at SDA terminal is at below

| MSB |    |          |     |     |     |     |    |    |    |      |    | LSB |    |    |    |    |
|-----|----|----------|-----|-----|-----|-----|----|----|----|------|----|-----|----|----|----|----|
| D   | 15 | D14      | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6   | D5 | D4  | D3 | D2 | D1 | D0 |
|     | R  | Register | s   | R/W |     |     |    |    |    | DATA | ı  |     |    |    |    |    |

Note: R/W = '0' → Write mode R/W = '1' → Read mode

#### b1 - Write Mode waveform



#### b2 - Read Mode waveform



#### c. Register parameters

| No |     | ADDF | RESS |     | R/W |         |    |          |                    | (        | CONTE | NT       |      |          |
|----|-----|------|------|-----|-----|---------|----|----------|--------------------|----------|-------|----------|------|----------|
| No | D15 | D14  | D13  | D12 | D11 | D[10:8] | D7 | D6       | D5                 | D4       | D3    | D2       | D1   | D0       |
| R0 | 0   | 0    | 0    | 0   | W   | х       | Х  | х        | Х                  | Х        | GRB   | STB      | SHDB | SHCB     |
| R1 | 0   | 0    | 1    | 0   | W   | х       | Х  | Х        | Re                 | served   |       | Reserved | PFON | Reserved |
| R2 | 0   | 1    | 0    | 0   | W   | х       | Х  | Х        | Х                  | Х        | FPOL  | VSET     | U/D  | SHL      |
| R3 | 0   | 1    | 1    | 0   | W   | х       | Х  | Х        | Х                  | PALM     | PAL   |          | SEL  |          |
| R4 | 1   | 0    | 0    | 0   | W   | х       | Х  | Х        | Х                  |          |       | DDL      |      | 4        |
| R5 | 1   | 0    | 1    | 0   | W   | х       | Х  | Х        | OEA HDL            |          |       |          |      | 4        |
| R6 | 1   | 1    | 0    | 0   | W   | х       | Х  | Х        | Х                  | x x VCSL |       |          |      |          |
| R7 | 1   | 1    | 1    | 0   | W   | х       | Х  | Х        | Х                  | Rese     | erved | VLNC     | AVGY | Reserved |
| T0 | 0   | 0    | 0    | 1   | W   | х       |    | Reserv   | /ed                | PD       | TY    | FBV2     | FBV1 | FBV0     |
| T1 | 0   | 0    | 1    | 1   | W   | х       | Х  | AVG      | Reserved           | T352     |       | CO       | NST  |          |
| T2 | 0   | 1    | 0    | 1   | W   | х       | Χ  | VDCEN    |                    |          | ١     | /COMDC   |      |          |
| Т3 | 0   | 1    | 1    | 1   | W   | х       | Χ  |          | BRADJ              |          |       |          |      |          |
| T4 | 1   | 0    | 0    | 1   | W   | х       | Х  | х        | x x Reserved WNSEL |          |       |          |      |          |
| T5 | 1   | 0    | 1    | 1   | W   | х       |    |          | SAT                |          | 4     | Н        | UE   |          |
| T6 | 1   | 1    | 0    | 1   | R   | х       |    | Reserved |                    |          |       |          |      |          |

Note 1: Please keep all the Reserved register at "Default Value" to avoid abnormal display.

Note 2: Register T6 is read only.

# c1 - Default register settings

| No | D15 | D14        | D13 | D12 | D11 | D[10:8] | D7 | D6 | D5 | D4   | D3    | D2 | D1 | D0 |
|----|-----|------------|-----|-----|-----|---------|----|----|----|------|-------|----|----|----|
| R0 | 0   | 0          | 0   | 0   | R/W | X       | Х  | Х  | Х  | Х    | 1     | 1  | 0  | 1  |
| R1 | 0   | 0          | 1   | 0   | R/W | x       | X  | Х  | 0  | 0    | 0     | 0  | 0  | 1  |
| R2 | 0   | 1          | 0   | 0   | R/W | X       | X  | Х  | Х  | Х    | 0     | 0  | 1  | 1  |
| R3 | 0   | 1          | 1   | 0   | R/W | x       | Х  | Х  | X  | 0    | 0     | 0  | 0  | 1  |
| R4 | 1   | 0          | 0   | 0   | R/W | X       | Х  | Х  | X  | 0    | 0     | 0  | 0  | 0  |
| R5 | 1   | 0          | 1   | 0   | R/W | X       | Х  | Х  | 0  | 0    | 0     | 0  | 0  | 0  |
| R6 | 1   | 1          | 0   | 0   | R/W | X       | Х  | Х  | X  | Х    | X     | 1  | 1  | 0  |
| R7 | 1   | 1          | 1   | 0 . | R/W | Х       | Х  | Х  | X  | 0    | 0     | 0  | 1  | 1  |
| T0 | 0   | 0          | 0   | 10. | R/W | Х       | 0  | 0  | 0  | 0    | 0     | 1  | 0  | 0  |
| T1 | 0   | 0          | 1   | 1   | R/W | Х       | Х  | 0  | 0  | 0    | 1     | 0  | 0  | 0  |
| T2 | 0   | 1          | 0 / | 1/″ | R/W | х       | х  | 0  | 1  | 0    | 0     | 0  | 0  | 0  |
| T3 | 0   | 1          | 1   | - 1 | R/W | Х       | Х  | 1  | 0  | 0    | 0     | 0  | 0  | 0  |
| T4 | 1   | 0          | 0   | 1   | R/W | Х       | Х  | Х  | Х  | Х    | Х     | 0  | 0  | 0  |
| T5 | 1   | 0          | 1   | 1   | R/W | Х       | 1  | 0  | 0  | 0    | 1     | 0  | 0  | 0  |
| T6 | 1   | <b>1</b> . | 0   | 1   | R   | Х       |    |    |    | Rese | erved |    |    |    |

<sup>&</sup>quot;X" => Don't care.

# d. Detail Register Description

#### d1. Register R0

| Address | Bit  |             | Description                   |       |  |  |  |  |  |
|---------|------|-------------|-------------------------------|-------|--|--|--|--|--|
|         |      | Bit3 (GRB)  | Global reset.                 |       |  |  |  |  |  |
| 0000    | [30] | Bit2 (STB)  | Standby mode setting.         | 1101b |  |  |  |  |  |
| 0000    |      | Bit1 (SHDB) | 11010                         |       |  |  |  |  |  |
|         |      | Bit0 (SHCB) | Charge Pump shutdown setting. |       |  |  |  |  |  |

| Bit3 | GRB function                                               |  |  |
|------|------------------------------------------------------------|--|--|
| 0    | The controller is resets, the charge pump and DCDC is off. |  |  |

| Reset all register to default value. |                             |  |
|--------------------------------------|-----------------------------|--|
| 1                                    | Normal operation. (default) |  |

| Bit2 | STB function                                                              |  |  |
|------|---------------------------------------------------------------------------|--|--|
| 0    | T-CON, source driver and DC-DC converter are off. All outputs are High-Z. |  |  |
| 1    | Normal operation. (default)                                               |  |  |

| Bit1                                | SHDB function                                    |  |  |
|-------------------------------------|--------------------------------------------------|--|--|
| 0 DC-DC converter is off. (default) |                                                  |  |  |
| 1                                   | DC-DC converter is on.                           |  |  |
|                                     | DC-DC controls by STB and power on/off sequence. |  |  |

| Bit0                            | SHCB function                                          |  |  |
|---------------------------------|--------------------------------------------------------|--|--|
| 0 Charge Pump converter is off. |                                                        |  |  |
| 1                               | Charge Pump converter is on. (default)                 |  |  |
|                                 | Charge Pump controls by STB and power on/off sequence. |  |  |

# d2. Register R1:

| Address | Bit  | Description |                     |      | Default  |
|---------|------|-------------|---------------------|------|----------|
|         |      | Reserved    | Reserved            |      |          |
| 0010    | [50] | Reserved    | Reserved            |      | 00 00016 |
|         |      | Bit1 (PFON) | Pre-filter setting. | . D. | 00_0001b |
|         |      | Reserved    | Reserved            |      | 1        |

| Bit1 Pre-filter setting. |   | Pre-filter setting.      |
|--------------------------|---|--------------------------|
|                          | 0 | Pre-filter off (default) |
|                          | 1 | Pre-filter on            |

#### d3. Register R2:

| Address | Bit  |             | Default                                                                                                        |       |
|---------|------|-------------|----------------------------------------------------------------------------------------------------------------|-------|
|         | [30] | Bit3 (FPOL) | FRP source driver polarity inversion polarity inversion selection.                                             |       |
| 0100    |      | Bit2 (VSET) | Selects between internal or external references for gamma correction.  (For Test only, please keep this bit L) | 0011b |
|         |      | Bit1 (U/D)  | Vertical shift direction selection.                                                                            |       |
|         |      | Bit0 (SHL)  | Horizontal shift direction selection.                                                                          |       |

| A     | Bit3 | FPOL function                          |  |  |
|-------|------|----------------------------------------|--|--|
| and a | )    | FRP=0 when positive polarity           |  |  |
|       | U    | FRP=1 when negative polarity (default) |  |  |
|       | 1    | FRP=1 when positive polarity           |  |  |
|       |      | FRP=0 when negative polarity           |  |  |

| Bit1 | UD function                                                    |  |  |
|------|----------------------------------------------------------------|--|--|
| 0    | Scan down: First line=G241 → G239 → → G2 → Last line=G0.       |  |  |
| 1    | Scan up: First line=G0→ G2 →→ G239 → Last line=G241. (default) |  |  |

| Bit0 | SHL function                                                      |  |  |
|------|-------------------------------------------------------------------|--|--|
| 0    | Shift left; First data=S640 → S639 →→ S2 → Last data=S1.          |  |  |
| 1    | Shift right: First data=S1→ S2 →→ S639→ Last data=S640. (default) |  |  |

# d4. Register R3:

| Address | Bit  |              | Default                      |         |
|---------|------|--------------|------------------------------|---------|
|         |      | Bit4 (PALM)  | PAL 1/6, PAL1/6,8 selection. |         |
| 0110    | [40] | Bit3 (PAL)   | PAL/NTSC selection.          | 0_0001b |
|         |      | Bit2-0 (SEL) | Input data format selection. |         |

| Bit4 | PALM function                                        |
|------|------------------------------------------------------|
| 0    | PAL 1/6,8 Input format. (280 active line). (default) |
| 1    | PAL1/6 Input format. (288 active line).              |

| Bit3 | PAL function                                   |
|------|------------------------------------------------|
| 0    | NTSC Input format (240 active line). (default) |
| 1    | PAL Input format.                              |

| Bit2-0 | SEL function                                  |
|--------|-----------------------------------------------|
| 000    | UPS051 path, special data format: DDX.        |
| 001    | UPS052 320RGB 24.54MHz data format. (default) |
| 010    | UPS052 360RGB 27MHz data format.              |
| 011    | YUV mode A 640Y 320CrCb 24.54MHz data format. |
| 100    | YUV mode A 720Y 360CrCb 27MHz data format.    |
| 101    | YUV mode B 640Y 320CrCb 24.54MHz data format. |
| 110    | YUV mode B 720Y 360CrCb 27MHz data format.    |
| 111    | CCIR 656 720Y 360CrCb 27MHz data format.      |

# d5. Register R4:

| Address | Bit  | Description  |                                        | Default |
|---------|------|--------------|----------------------------------------|---------|
| 1000    | [40] | Bit4-0 (DDL) | Horizontal Data start delay selection. | 0_000b  |

|    |     |    | 1  |    |              |      |
|----|-----|----|----|----|--------------|------|
| D4 | D3  | D2 | D1 | D0 | Value        | Unit |
| 0  | 0   | 0  | 0  | 0  | +0 (default) |      |
| 0  | 0   | 0  | 0  | 1  | +1           |      |
| 0  | 0 ″ | 0  | 1  | 0  | +2           |      |
| 0  | 0   | 0  | 1  | 1  | +3           |      |
| 0  | 0   | 1  | 0  | 0  | +4           |      |
| 0  | 0   | 1  | 0  | 1  | +5           | DCLK |
| 0  | 0   | 1  | 1  | 0  | +6           | DCLK |
| 0  | 0   | 1  | 1  | 1  | +7           |      |
| 0  | 1   | 0  | 0  | 0  | +8           |      |
| 0  | 1   | 0  | 0  | 1  | +9           |      |
| 0  | 1   | 0  | 1  | 0  | +10          |      |
| 0  | 1   | 0  | 1  | 1  | +11          |      |
| 0  | 1   | 1  | 0  | 0  | +12          | DCLK |
| 0  | 1   | 1  | 0  | 1  | +13          |      |
| 0  | 1   | 1  | 1  | 0  | +14          |      |

| 0 | 1 | 1 | 1 | 1 | +15 |  |
|---|---|---|---|---|-----|--|
| 1 | 0 | 0 | 0 | 0 | -1  |  |
| 1 | 0 | 0 | 0 | 1 | -2  |  |
| 1 | 0 | 0 | 1 | 0 | -3  |  |
| 1 | 0 | 0 | 1 | 1 | -4  |  |
| 1 | 0 | 1 | 0 | 0 | -5  |  |
| 1 | 0 | 1 | 0 | 1 | -6  |  |
| 1 | 0 | 1 | 1 | 0 | -7  |  |
| 1 | 0 | 1 | 1 | 1 | -8  |  |
| 1 | 1 | 0 | 0 | 0 | -9  |  |
| 1 | 1 | 0 | 0 | 1 | -10 |  |
| 1 | 1 | 0 | 1 | 0 | -11 |  |
| 1 | 1 | 0 | 1 | 1 | -12 |  |
| 1 | 1 | 1 | 0 | 0 | -13 |  |
| 1 | 1 | 1 | 0 | 1 | -14 |  |
| 1 | 1 | 1 | 1 | 0 | -15 |  |
| 1 | 1 | 1 | 1 | 1 | -16 |  |

# d6. Register R5:

| Address | Bit  |              | Description                 |          |  |  |  |
|---------|------|--------------|-----------------------------|----------|--|--|--|
| 1010    | [50] | Bit5-4 (OEA) | Odd Even advance selection. | 00 0000b |  |  |  |
| 1010    | [50] | Bit3-0 (HDL) | Vertical delay selection.   | 00_0000  |  |  |  |

| Bit5-4 | OEA function                                                       |
|--------|--------------------------------------------------------------------|
| 00     | Display start @HDL delay for Odd and Even field (default)          |
| 01     | Display start @HDL delay for Odd field and @HDL+1 for Even field   |
| 1X     | Display start @HDL+1 delay for Odd field and @HDL+1 for Even field |

| <b>D</b> 110.0 |              |      |      |              |      |  |  |
|----------------|--------------|------|------|--------------|------|--|--|
| Bit3-0         | HDL function |      |      |              |      |  |  |
| HDL3           | HDL2         | HDL1 | HDL0 | Value        | Unit |  |  |
| 0              | 0            | 0    | 0    | +0 (default) |      |  |  |
| 0              | 0            | 0    | 1    | +1           |      |  |  |
| 0              | 0            | 1    | 0    | +2           |      |  |  |
| 0              | 0            | 1    | 1    | +3           |      |  |  |
| 0              | 1            | 0    | 0    | +4           |      |  |  |
| 0              | 1 _          | 0    | 1    | +5           |      |  |  |
| 0              | 1            | 1    | 0    | +6           |      |  |  |
| 0              | 1            | 1    | 1    | +7           | н    |  |  |
| 1              | 0            | 0    | 0    | +8           | П    |  |  |
| 1              | 0            | 0    | 1    | -1           |      |  |  |
| 1 )            | 0            | 1    | 0    | -2           |      |  |  |
| 1              | 0            | 1    | 1    | -3           |      |  |  |
| 1              | 1            | 0    | 0    | -4           |      |  |  |
| 1              | 1            | 0    | 1    | -5           |      |  |  |
| 1              | 1            | 1    | 0    | -6           |      |  |  |
| 1              | 1            | 1    | 1    | -7           |      |  |  |

#### d7. Register R6:

| Address | Bit  | Description      |                                       | Default |
|---------|------|------------------|---------------------------------------|---------|
| 1100    | [20] | Bit2-0 (VCOM_AC) | VCAC level adjustment. Step 0.2V/LSB. | 110b    |

| VCSL2 | VCSL1 | VCSL0 | VCAC level    | Unit |
|-------|-------|-------|---------------|------|
| 0     | 0     | 0     | 6.2           |      |
| 0     | 0     | 1     | 6.4           |      |
| 0     | 1     | 0     | 5.0           |      |
| 0     | 1     | 1     | 5.2           | V    |
| 1     | 0     | 0     | 5.4           | V    |
| 1     | 0     | 1     | 5.6           |      |
| 1     | 1     | 0     | 5.8 (default) |      |
| 1     | 1     | 1     | 6.0           |      |

# d8. Register R7:

| Address | Bit  |             | Default                                   |        |
|---------|------|-------------|-------------------------------------------|--------|
|         |      | Reserved    | Reserved                                  |        |
|         |      | Reserved    | Reserved                                  | )      |
| 1110    | [40] | Bit2 (VLNC) | YUV vertical line function                | 0_0011 |
|         |      | Bit1 (AVGY) | Average YUV interface Luminance Y setting |        |
|         |      | Reserved    | Reserved                                  |        |

| Bit2 | YUV vertical line function                                      |
|------|-----------------------------------------------------------------|
| 0    | Vertical line are 240 (default)                                 |
|      | Vertical line are 234                                           |
| 1    | NTSC: 240 lines scaling to 234-skip 6 lines. (1/40)             |
| '    | PAL: 288 lines scaling to 234-skip 54 lines (3/16) @ PALM = 'H' |
|      | 280 lines scaling to 234-skip 46 lines (1/6) @ PALM = 'L'       |

| Bit1 Average YUV interface Luminance Y setting |                                                         |
|------------------------------------------------|---------------------------------------------------------|
| 0                                              | Only used odd Y sample for YUV conversion               |
| 1                                              | Used odd and even Y sample for YUC conversion (default) |

# d9. Register T0:

| Address | Bit  | Description   |                                         | Default    |
|---------|------|---------------|-----------------------------------------|------------|
|         |      | Reserved      | Reserved                                |            |
| 0001    | [70] | Bit3-4 (PDTY) | PWM duty control for DC to DC converter | 0000_0100b |
|         |      | Bit2-0 (FBV)  | FB voltage adjust                       |            |

| Bit3-4 PWM duty control for DC to DC converter |               |
|------------------------------------------------|---------------|
| 00                                             | 75 %(default) |
| 01                                             | 55 %          |
| 10                                             | 60 %          |
| 11                                             | 65 %          |

| Bit2-0 | FB voltage adjust |
|--------|-------------------|
| 000    | 0.4V              |
| 001    | 0.45V             |
| 010    | 0.5V              |
| 011    | 0.55V             |
| 100    | 0.6V (default)    |
| 101    | 0.65V             |
| 110    | 0.7V              |
| 111    | 0.75V             |

# d10. Register T1:

| Address | Bit  |                | Default                                              |           |
|---------|------|----------------|------------------------------------------------------|-----------|
|         |      | Bit6 (AVG)     | Data alignment to scaling down function select       |           |
| 0011    | [60] | Reserved       | Reserved                                             | 000 1000b |
| 0011    | [00] | Bit4 (T352)    | Select UPS052 path and input data format for 352 RGB | 000_10000 |
|         |      | Bit3-0 (CONST) | RGB contrast level adjustment                        |           |

| Bit6 | Data alignment to scaling down function select                            |  |
|------|---------------------------------------------------------------------------|--|
| 0    | Data alignment by DMDA settling (default)                                 |  |
| 1    | Data alignment with averaged and input data. (R1, (G1+3G2)/4, (3B2+B3)/4) |  |

| Bit4 | Select UPS052 path and input data format for 352 RGB   |  |  |
|------|--------------------------------------------------------|--|--|
| 0    | SEL setting timing (default)                           |  |  |
| 1    | SEL setting don't care, input data for 352 RGB (27MHZ) |  |  |

| Bit3-0 | RGB contrast level adjustment |
|--------|-------------------------------|
| 0x0    | 0                             |
| 0x8    | 1.00 (default)                |
| 0xF    | 1.875                         |

# d11. Register T2:

| Address | Bit   | Description      |                                       |           |
|---------|-------|------------------|---------------------------------------|-----------|
| 0101    | [6 0] | Bit6 (VDCEN)     | Setting FRP output to add DC level    | 010 00006 |
|         | [60]  | Bit5-0 (VCOM DC) | VCOM DC level adjustment ( ≒16mV/Bit) | 010_0000b |

|   | Bit6 Setting FRP output to add DC level |                  |
|---|-----------------------------------------|------------------|
|   | 0 External VCOM DC (default)            |                  |
| Ī | 1                                       | Internal VCOM DC |

| Bit5-0 | VCOM DC level adjustment |
|--------|--------------------------|
| 0x00   | 0.188V                   |
| 0x20   | 0.7V (default)           |

| 0x2C   1.196V | 0v2C 1.106V |
|---------------|-------------|
|---------------|-------------|

## d12. Register T3:

| Address | Bit  | Description    |                                     |           |  |
|---------|------|----------------|-------------------------------------|-----------|--|
| 0111    | [60] | Bit6-0 (BRADJ) | Brightness level adjustment (4/Bit) | 100_0000b |  |

| Bit6 | Brightness level adjustment |
|------|-----------------------------|
| 0x00 | -256                        |
| 0x40 | 0 (default)                 |
| 0x7F | +256                        |

# d13. Register T4:

| Address | Bit   |                | Default                        |      |
|---------|-------|----------------|--------------------------------|------|
| 1001    | [0 0] | Reserved       | Reserved                       | 000h |
|         | [20]  | Bit1-0 (WNSEL) | Wide and narrow display select | 000b |

| Bit1-0 | Wide and narrow display select |
|--------|--------------------------------|
| 00     | Normal display (default)       |
| 01     | Narrow display                 |
| 10     | Wide display                   |
| 11     | Normal display                 |

# d14. Register T5:

| Address | Bit  |              | Default                                        |            |
|---------|------|--------------|------------------------------------------------|------------|
| 1011    | [70] | Bit7-4 (SAT) | YUV saturation constant adjustment (0.125/Bit) | 1000 1000b |
| 1011    | [70] | Bit3-0 (HUE) | YUV Hue adjustment (5Deg/Bit)                  | 1000_1000b |

| Bit7-4 | YUV saturation constant adjustment |
|--------|------------------------------------|
| 0x0    | 0                                  |
| 0x8    | 1.00 (default)                     |
| 0xF    | 1.875                              |

| Bit3-0 | YUV Hue adjustment (5Deg/Bit)  |
|--------|--------------------------------|
| 0x0    | - <b>40</b> θ °                |
| 0x8    | 0 $	heta$ $^{\circ}$ (default) |
| 0xF    | 35 θ°                          |

Note: Register T5 is for YUV only.

C. Optical specification (Note 1, Note 2, Note 3)

| Item           |        | Symbol         | Condition                  | Min. | Тур. | Max. | Unit | Remark     |  |
|----------------|--------|----------------|----------------------------|------|------|------|------|------------|--|
|                | Rise   | Tr             |                            | -    | 20   | 30   | ms   | N          |  |
| Response time  | Fall   | Tf             | $\theta = 0^{\circ}$       | -    | 30   | 40   | ms   | Note 4, 6  |  |
| Transmittance  |        | Y <sub>L</sub> | θ =0°                      | -    | 9.5  | -    | %    | Note 8     |  |
| Contrast ratio |        | CR             | At optimized viewing angle | 150  | 300  | -    |      | Note 5, 6  |  |
|                | Тор    |                |                            | 30   | 35   | -    |      | 7          |  |
| Viewing angle  | Bottom |                | CR≧10                      | 10   | 15   | -    | deg. | Note 6, 7  |  |
|                | Left   |                | 5.1≡10                     | 40   | 45   | 4- C | Jog  | 14010 0, 7 |  |
|                | Right  |                |                            | 40   | 45   | -    | 7    |            |  |

Note 1. Ambient temperature =25 $^{\circ}$ C.

Note 2. To be measured in the dark room.

Note 3.To be measured on the center area of panel with a field angle of 1°by Topcon luminance meter BM-7.



Note 4. Definition of response time:

The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively.

The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below.



Note 5. Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Note 6. White  $Vi=V_{i5} + 1.5V$ Black  $Vi=V_{i50} \pm 2.0V$ 

- "±" Means that the analog input signal swings in phase with COM signal.
- "  $\overline{+}$  " Means that the analog input signal swings out of phase with COM signal.  $V_{\text{i50}}$  . The analog input voltage when transmission is 50%

The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened.

#### Note 7. Definition of viewing angle:

Refer to figure as below.



Note 8. Measured at the center area of the panel when all the input terminals of LCD panel are electrically opened.



# D. Reliability test items:

| No. | Test items                         | Test items Conditions                                                             |        |               |  |
|-----|------------------------------------|-----------------------------------------------------------------------------------|--------|---------------|--|
| 1   | High temperature storage           | Ta= 70°C                                                                          | 240Hrs |               |  |
| 2   | Low temperature storage            | Ta= -25°C                                                                         | 240Hrs |               |  |
| 3   | High temperature operation         | Ta= 60°C                                                                          | 240Hrs |               |  |
| 4   | Low temperature operation          | Ta= 0°C                                                                           | 240Hrs |               |  |
| 5   | High temperature and high humidity | Ta= 60℃. 90% RH                                                                   | 240Hrs | Operation     |  |
| 6   | Heat shock                         | -25℃~80℃/50 cycle 2Hrs/cycle                                                      |        | Non-operation |  |
| 7   | Electrostatic discharge            | ±200V,200pF(0 $\Omega$ ), once for each terminal                                  |        | Non-operation |  |
| 8   | Vibration (with carton)            | Random vibration: 0.015G <sup>2</sup> /Hz from 5~200Hz -6dB/Octave from 200~500Hz |        | IEC 68-34     |  |
| 9   | Drop (with carton)                 | Height: 60cm<br>1 corner, 3 edges, 6 sur                                          |        |               |  |

Note: Ta: Ambient temperature.

# E. Packing form



## F. Outline dimension



#### **G. Application Notes**

### 1. Stand-by timing

DC/DC enable



Figure 1: Stand-by timing diagram

Note 1:During No DCLK, HSYNC and VSYNC can be stopped. But in all other cases HSYNC and VSYNC must be active.

Note 2: External signal: DCLK, VSYNC, DIN (D0 ~ D7), STB (By register)
Internal signal: DC/DC enable S1 ~ S480 (Source Driver output signal), FRP enable
G1 ~ G240 (Gate Driver output signal) and Charge Pump enable.

#### 2. Power on sequence



Note 1: External signal:  $V_{CC}$ ,  $PV_{DD}$ ,  $AV_{DD}$ , DCLK, VSYNC, DIN ( $D0 \sim D7$ ), STB (By register) Internal signal: DC/DC enable  $S1 \sim S480$  (Source Driver output signal), FRP enable,  $G1 \sim G240$  (Gate Driver output signal) and Charge Pump enable.

#### 3. Power off sequence



Note 1: External signal:  $V_{CC}$ ,  $PV_{DD}$ ,  $AV_{DD}$ , DCLK, VSYNC, DIN (D0 ~ D7), STB (By register) Internal signal: DC/DC enable S1 ~ S480 (Source Driver output signal), FRP enable, G1 ~ G240 (Gate Driver output signal) and Charge Pump enable.

#### 4. Recommend UPS051 (9.7 MHz) power on/off setting



#### 5. Recommend UPS052 320RGB mode (24.54 MHz) power on/off setting



#### 6. Recommend UPS052 360RGB mode (27MHz) power on/off setting



#### 7. Recommend YUV mode A 640Y 320CrCb (24.54 MHz) power on/off setting



#### 8. Recommend YUV mode A 720Y 360CrCb (27 MHz) power on/off setting



#### 9. Recommend YUV mode B 640Y 320CrCb (24.54 MHz) power on/off setting



#### 10. Recommend YUV mode B 720Y 320CrCb (27 MHz) power on/off setting



#### 11. Recommend CCIR656 mode (27 MHz) power on/off setting



#### 12. Recommend internal LED booster circuit

The internal LED circuit is drawn as follows. The value of R200 and C100 needs to be modified for LED characteristics. Un-compatible RC value will cause back light noise resulting ripple in image. For one LED solution, we often set R200 to be 30k as well as C100 to be 0.01uF(10V). For two LEDs solution, R200 is 18k and C100 is 0.01uF(10V). Furthermore, LED current is decided by VFB/R208. Regarding to the range of VFB, please refer to p.30 and p.31 (T0 register description).

